Metallized Semiconductor Die for Long Wire Interconnect

Gomez, Frederick Ray I. and Rodriguez, Rennier S. (2020) Metallized Semiconductor Die for Long Wire Interconnect. Journal of Engineering Research and Reports, 14 (4). pp. 20-24. ISSN 2582-2926

[thumbnail of Gomez1442020JERR58632.pdf] Text
Gomez1442020JERR58632.pdf - Published Version

Download (218kB)

Abstract

This paper focused on the integration of metallized silicon die in design layout of quad-flat no-leads package (QFN) and ball grid array (BGA) devices. The metallized silicon die is fabricated with a conductive top layer where the junction for wire interconnection is created. The conductive top layer formed an intermetallic connection between the gold or copper wire and aluminum metal on the conductive outer layer to produce electrical continuity in the device circuitry. Incorporating the design on conventional QFN and BGA eliminates long wiring layout in the system that is the primary cause of electrical shorting rejection during integrated circuit assembly and testing. For subsequent works, the design could be applied for packages with similar requirement and/or configuration.

Item Type: Article
Subjects: Archive Digital > Engineering
Depositing User: Unnamed user with email support@archivedigit.com
Date Deposited: 23 Mar 2023 08:56
Last Modified: 21 Mar 2024 04:25
URI: http://eprints.ditdo.in/id/eprint/360

Actions (login required)

View Item
View Item